In this article, a dual loop-compensated, fasttransient, low-dropout regulator (LDO) is proposed for batterypowered applications. It is successfully implemented in a 0.18-μm CMOS process with a total silicon area of 210 μm × 593 μm. The proposed LDO is composed of two feedback loops. The fast feedback loop (FFL) employs direct output voltage spike detection through capacitive coupling, resulting in significantly improved, large signal transient response and loop bandwidth at the same time. Its voltage spike is 15 mV for a load step of 600 mA. The proposed LDO has a loop bandwidth of 2.3 MHz at a load current of 600 mA with a 30-μA no-load bias current. A power transistor with pseudo-equivalent series resistance (ESR) technique is proposed for loop stability improvement. It enables the usage of the low-cost, multilayer ceramic capacitors in mobile applications. The constant biased voltage feedback loop (VFL) has a loop gain larger than 60 dB under all load conditions, which enables a good line and load regulation.
Software Implementation:
Tanner EDA
” Thanks for Visit this project Pages – Register This Project and Buy soon with Novelty “
A 600-mA, Fast-Transient Low-Dropout Regulator With Pseudo-ESR Technique in 0.18-μm CMOS Process